섬유

a new self-aligned subtractive gate process for high-voltage and complementary polycrystalline silicon thin-film transistors

  • 출판일1999.03
  • 저자
  • 서지사항
  • 등록일 2016.11.02
  • 조회수 377
a new self-aligned subtractive gate process is proposed by alternating several masking and polycrystalline silicon gate etching steps from a conventional process to build high voltage (up to 100 v) and complementary thin-film transistors (tft) on insulating substrates. the new process is compatible with conventional tft mask sets and standard processing techniques. the advantage of using this new process is to eliminate the difficulty in stripping photoresist on insulating substrates after high-dose phosphorus implant and to improve the off-state breakdown voltage in high-voltage transistors complementary metal-oxide-semiconductor and high-voltage tft devices were successfully fabricated by this new process